We use cookies. Find out more about it here. By continuing to browse this site you are agreeing to our use of cookies.
#alert
Back to search results
New

Principal Analog Design (Lead)

Marvell Semiconductor, Inc.
paid time off, flex time, 401(k)
United States, California, Santa Clara
5488 Marvell Lane (Show on map)
Jan 11, 2025

About Marvell

Marvell's semiconductor solutions are the essential building blocks of the data infrastructure that connects our world. Across enterprise, cloud and AI, automotive, and carrier architectures, our innovative technology is enabling new possibilities.

At Marvell, you can affect the arc of individual lives, lift the trajectory of entire industries, and fuel the transformative potential of tomorrow. For those looking to make their mark on purposeful and enduring innovation, above and beyond fleeting trends, Marvell is a place to thrive, learn, and lead.

Your Team, Your Impact

As a Principal Analog Design Engineer with Marvell, you'll be a lead member of the Central Engineering business group. Central Engineering organization provides most advanced and key analog IPs to all businesses within Marvell: including Data Center, Networking, Automotive, Storage, Security.
You'll be part of a key analog team that makes an outsized impact not only the organization but also to the technological arc of innovation in the field of High Speed SerDes Links.

What You Can Expect

As a Principal Analog Design Engineer, you would be participating in architectural investigations and sparking innovations yielding in highly optimized and industry leading circuit solutions for high speed Serdes design in the state-of-the-art process nodes.

As a circuit design lead, you will be collaborating with system architects and a global team of circuit and physical designers to build best in class serial links for various applications and space. Your work would swing between research and development geared towards circuits at bleeding edge of technology and data rates to hands-on ('roll-up-the sleeve') design of key analog circuits such as PLL, DLLs, ADCs, DACs CTLE/Filters, TX, RX, CDRs etc.

What We're Looking For

  • 5-10 years of direct analog design experience. Experience leading a complex block or project is highly preferred.
  • Deep expertise in one or more of the following focus areas of analog design: ADC/DACs, PLL, Timing circuits, CDRs, SerDes.
  • Ability to collaborate with various other design and functional teams: Layout/ Physical design, System architecture, Digital design and Validation for the successful development, release and support of complex mixed signal IPs
  • Keen eye for analog layout in latest deep submicron technologies and supervision of the same to get the key performance for high-speed design
  • Excellent debug skills to drive test plans and support validation for full cycle development of IPs and products

Expected Base Pay Range (USD)

144,180 - 216,000, $ per annum

The successful candidate's starting base pay will be determined based on job-related skills, experience, qualifications, work location and market conditions. The expected base pay range for this role may be modified based on market conditions.

Additional Compensation and Benefit Elements

At Marvell, we offer a total compensation package with a base, bonus and equity.Health and financial wellbeing are part of the package. That means flexible time off, 401k, plus a year-end shutdown, floating holidays, paid time off to volunteer. Have a question about our benefits packages - health or financial? Ask your recruiter during the interview process.

All qualified applicants will receive consideration for employment without regard to race, color, religion, sex, national origin, sexual orientation, gender identity, disability or protected veteran status.

Any applicant who requires a reasonable accommodation during the selection process should contact Marvell HR Helpdesk at TAOps@marvell.com.

#LI-TD1
Applied = 0

(web-776696b8bf-vd2jz)